Assignment 2 CS 3339 – Fall 2017 Due: Friday, 9/22/17 @ 11:55pm Name netID Daniel Ortiz deo15

40 points (no late grace period)

All submissions must be written in very neat handwriting and scanned (or typed) and submitted in PDF format to TRACS with the filename of A2\_netID.pdf. You may submit as many times as you like prior to the deadline; only the most recent submittal will be graded. All assignments must be submitted individually and reflect your own work; however, I encourage you to work in groups and discuss the problems with your classmates.

1) [4 points] Despite its flaws, the x86 ISA has shown incredible resiliency, largely due to binary backwards compatibility. Why is binary backwards compatibility so important? Given this, what allowed the increase in popularity of the ARM ISA in the last decade?

Binary Backwards compatibility is important because you can run old Software on new hardware.

Mobile phones and low power consomption allowed the increase in Popularity of the ARM ISA.

2) [4 points] If I shop at Fry's, Digikey, Mouser, etc for electronic parts I can buy the latest i7 Intel processor chip but I cannot buy the latest ARM cortex processor chip – why not?

ARM Licences the ISA and not the processors. So basically no one is making them for busic consumer use other than for their own products.

3) [4 points] Divide the unsigned value 0x8eb5\_743c by 4 using a bit-shift. Express the result in hexadecimal. (Hint: Don't use a calculator; you won't have one on the exam).

0010/00 11/10 10/11 01/01 \_01/11 01/00 00/11 11/00 12 3 A D\_5 D O F

4) [4 points] An array of 4-byte ints begins in memory at address 0x1000\_8000 and this address is stored in \$50. Provide the MIPS assembly instruction to store the 3rd element of the array into \$51.



5) [4 points] Many x86 instructions require the destination register to also be one of the source registers. Why? (i.e., what is the benefit of requiring this?)

More room in bits for opcode/immediate/or addresses

6) [4 points] If the MIPS designers wanted to increase the register set to 128 registers, what tradeoffs would be necessary for I-type instructions?

Smaller range for immediate, from 5 bits to 7 bits per register.

7) [4 points] The dashed boxes represent logic blocks that perform bitwise operations on 32 bit values per the symbol shown. Given the two 32 bit inputs what will be the output in hexadecimal format?



8) [4 points] Given the following truth table and circuit diagram complete the truth table with binary counting of the inputs and fill in the output values.



| Inputs |   | Output |  |
|--------|---|--------|--|
| A      | В | C      |  |
| 0      | 0 | 0      |  |
| 0      | 1 | 0      |  |
| 1      | 0 | 0      |  |



| Inp | Inputs |   |  |
|-----|--------|---|--|
| A   | В      | C |  |
| 0   | 0      | 0 |  |
| 0   | 1      | 1 |  |
| 1   | 0      | 1 |  |
| 1   | 1      | 1 |  |



| Input | Output |  |  |
|-------|--------|--|--|
| A     | C      |  |  |
| 0     | 1      |  |  |
| 1     | 0      |  |  |



| X | Y | Z | 50 | S1 | S2 |
|---|---|---|----|----|----|
| 0 | 0 | 0 | 1  | 6  | 0  |
| Ò | 0 | I | 1  | 0  | l  |
| 0 | 1 | 0 | 1  | 0  | 0  |
| 0 | 1 | 1 | 1  | 0  | 1  |
| 1 | 0 | 0 | 1  | 0  | 0  |
| 1 | 0 | 1 | 1  | 0  | 1  |
| 1 | 1 | 0 | 0  | 1  | )  |
| 1 | 1 | 1 | 6  | )  | 1  |

9) [8 points] A MIPS binary has the following address and instruction data values. Write the assembly code for this instruction. Show your steps and put the answer in the same format as Project 1.

add = 0000 0000 0100 0000 0000 0101 6100 \$k1, \$zero, 0x00400068